# Spring 2021 California State University, Northridge

Department of Electrical & Computer Engineering



Experiment 7
Register File Models
April 10, 2021
ECE 526L

Written By: Jose Luis Martinez

#### Introduction

In this lab we are tasked to design RAM and ROM modules using register files. Both of these modules are to be made with scalable address depths and data widths so that they can be used elsewhere.

The RAM module is to be designed as shown in **Fig. 1** with the Data port being bidirectional. The RAM block will have an ADDR input which will specify which address to read or write from. A OE input which will enable or disabled the output of the RAM. A WS input that on the rising edge will write a value to the current address if the OE is logic LOW. Finally the RAM will have a CS line that will enable the RAM module when it is logic level LOW.

The ROM module is to be designed as shown in **Fig. 2**, with this time the Data port should only be an output. The ROM module will have an ADDR input which will specify which address to read from. The OE line will enable or disable the output. The CS line will enable on LOW and disable on HIGH.



Fig. 1 RAM Register File Model



Fig. 2 ROM Register File Model

### Methodology

I followed these steps in order to complete the lab:

- 1. The RAM module was created as shown in Fig. 7.
  - a. The RAM module has four inputs and one inout port.
    - i. The ROM module has parameters for WIDTH and DEPTH so it can be modified easily for other applications.
    - ii. The module has an assign statement that will set DATA to the value of the current address only when OE is HIGH and CS is LOW.
    - iii. The module has an always statement that will check for the positive edge of WS and if OE and CS are both LOW the module will write whatever is in the DATA line to the current address.
- 2. The ROM module was created as shown in Fig. 8.
  - a. The ROM module has three inputs and one output port.
    - i. The ROM module has parameters for WIDTH and DEPTH so it can be modified easily for other applications.
    - ii. The module has an assign statement that will set DATA to the value of the current address only when OE is HIGH and CS is LOW.
    - iii. The module also has an initial begin block with a \$readmemh to load up the ROM contents from the rom contents.mem file.
- 3. After the base modules were made, I made two test benches to test out the required tasks assigned for each of the modules.
- 4. The first testbench was created as shown in the file named lab7 ram tb.v in Fig. 9.
  - a. The testbench file has an instantiation of the reg file ram module.
  - b. The testbench first writes to each address the value of the address so address 0x00 has a value of 0x00 and 0x01 has a value of 0x01 and so on.
  - c. Then the testbench will read each one of the values by enabling the OE and going from each address 0x00 to 0x1f.
  - d. Then the test bench will repeat a similar process with walking ones.
  - e. Finally the test bench will show the disabled state of the RAM module.
  - f. Notice how this testbench does not have a \$finish. This is because the second testbench will run immediately after this one so removing the \$finish will stop the simulation from ending prematurely.
- 5. The second test bench file was created as shown in the file names lab7\_rom\_tb.v in **Fig.** 10.
  - a. This testbench has one instantiation of the RAM module and another of the ROM module
  - b. The first part of the testbench goes through all of the addresses and reads out their DATA in order to ensure that the ROM was initialized correctly using \$readmemh.
  - c. The second part of the testbench reads data from the ROM and scrambles it into the RAM. Then the contents of the RAM is read in order to ensure that the data was scrambled correctly.
- 6. With the testbenches implemented I was able to verify that my modules are working according to the specifications.

## Results/Verilog Files



```
2. dcd142.ecs.csun.edu (jlm7771)
                                      (+)
RAM
                        1580, ADDR = 19, OE = 0, WS = 0, CS = 0
                                                                    DATA = 19
                        1620, ADDR = 1a, 0E = 0, WS = 1, CS = 0
RAM
                                                                    DATA = 1a
RAM
                        1640, ADDR = 1a, OE = 0, WS = 0, CS = 0
                                                                    DATA = 1a
                        1680, ADDR = 1b, 0E = 0, WS = 1, CS = 0
RAM
                                                                    DATA = 1b
                        1700, ADDR = 1b, OE = 0, WS = 0, CS = 0
RAM
                                                                    DATA = 1b
RAM
                        1740, ADDR = 1c, OE = 0, WS = 1, CS = 0
                                                                    DATA = 1c
                        1760, ADDR = 1c, 0E = 0, WS = 0, CS = 0
RAM
                                                                    DATA = 1c
                        1800, ADDR = 1d, OE = 0, WS = 1, CS = 0
RAM
                                                                    DATA = 1d
                        1820, ADDR = 1d, 0E = 0, WS = 0, CS = 0
RAM
                                                                    DATA = 1d
                        1860, ADDR = 1e, 0E = 0, WS = 1, CS = 0
RAM
                                                                    DATA = 1e
RAM
                        1880, ADDR = 1e, 0E = 0, WS = 0, CS = 0
                                                                    DATA = 1e
RAM
                        1920, ADDR = 1f, 0E = 0, WS = 1, CS = 0
                                                                    DATA = 1f
                        1940, ADDR = 1f, OE = 0, WS = 0, CS = 0 |
RAM
                                                                    DATA = 1f
                Finished writing to RAM.
                Reading from RAM.
RAM
                        2000, ADDR = 00, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00
                        2040, ADDR = 01, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 01
                        2080, ADDR = 02, 0E = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 02
RAM
                        2120, ADDR = 03, OE = 1, WS = 0, CS = 0
                                                                    DATA = 03
                        2160, ADDR = 04, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 04
RAM
                        2200, ADDR = 05, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 05
RAM
                        2240, ADDR = 06, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 06
RAM
                        2280, ADDR = 07, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 07
RAM
                        2320, ADDR = 08, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 08
RAM
                        2360, ADDR = 09, OE = 1, WS = 0, CS = 0
                                                                    DATA = 09
RAM
                        2400, ADDR = 0a, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 0a
RAM
                        2440, ADDR = 0b, OE = 1, WS = 0, CS = 0
                                                                    DATA = 0b
                        2480, ADDR = 0c, OE = 1, WS = 0, CS
2520, ADDR = 0d, OE = 1, WS = 0, CS
RAM
                                                                    DATA = 0c
RAM
                                                             = 0
                                                                    DATA = 0d
RAM
                        2560, ADDR = 0e, 0E
                                            = 1, WS
                                                     = 0, CS
                                                             = 0
                                                                    DATA = 0e
                        2600, ADDR = 0f, OE
RAM
                                            = 1, WS = 0, CS
                                                             = 0
                                                                    DATA = 0f
                        2640, ADDR = 10, OE
RAM
                                            = 1, WS = 0, CS = 0
                                                                    DATA = 10
                        2680, ADDR = 11, OE
RAM
                                            = 1, WS = 0, CS = 0
                                                                    DATA = 11
RAM
                        2720, ADDR = 12, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 12
                                                                    DATA = 13
RAM
                        2760, ADDR = 13, OE = 1, WS = 0, CS = 0
                        2800, ADDR = 14, OE = 1, WS = 0, CS = 0
                                                                    DATA = 14
RAM
                                                                    DATA = 15
RAM
                        2840, ADDR = 15, OE = 1, WS = 0, CS = 0
                                                                    DATA = 16
RAM
                        2880, ADDR = 16, OE = 1, WS = 0, CS = 0
RAM
                        2920, ADDR = 17, 0E = 1, WS = 0, CS = 0
                                                                    DATA =
                                                                           17
                        2960, ADDR = 18, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 18
                        3000, ADDR = 19, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 19
                        3040, ADDR = 1a, 0E = 1, WS = 0, CS = 0
RAM
                                                                    DATA =
                        3080, ADDR = 1b, 0E = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 1b
RAM
                        3120, ADDR = 1c, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 1c
                        3160, ADDR = 1d, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA =
                                                                           1d
                        3200, ADDR = 1e, 0E = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 1e
                        3240, ADDR = 1f, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 1f
RAM
                Finished reading from RAM.
                Writing walking ones pattern to RAM.
                        3300, ADDR = 00, OE = 0, WS = 1, CS = 0
RAM
                                                                    DATA = 00000001
                        3320, ADDR = 00, OE = 0, WS = 0, CS = 0
                                                                    DATA = 00000001
RAM
RAM
                        3360, ADDR = 01, OE = 0, WS = 1, CS = 0
                                                                    DATA = 00000010
RAM
                        3380, ADDR = 01, 0E = 0, WS = 0, CS = 0
                                                                    DATA = 00000010
RAM
                        3420, ADDR = 02, 0E = 0, WS = 1, CS = 0
                                                                    DATA = 00000100
RAM
                        3440, ADDR = 02, OE = 0, WS = 0, CS = 0
                                                                    DATA = 00000100
```

| A          | 2. dcd142.ecs.csun.edu (jim7771) ×                                                   |                                    |
|------------|--------------------------------------------------------------------------------------|------------------------------------|
| RAM        | 3480, ADDR = 03, 0E = 0, WS = 1, CS = 0                                              | DATA = 00001000                    |
| RAM        | 3500, ADDR = 03, OE = 0, WS = 0, CS = 0                                              | DATA = 00001000                    |
| RAM        | 3540, ADDR = 04, OE = 0, WS = 1, CS = 0                                              | DATA = 00010000                    |
| RAM        | 3560, ADDR = 04, 0E = 0, WS = 0, CS = 0                                              | DATA = 00010000                    |
| RAM        | 3600, ADDR = 05, OE = 0, WS = 1, CS = 0                                              | DATA = 00100000                    |
| RAM        | 3620, ADDR = 05, OE = 0, WS = 0, CS = 0                                              | DATA = 00100000                    |
| RAM        | 3660, ADDR = 06, 0E = 0, WS = 1, CS = 0                                              | DATA = 01000000                    |
| RAM        | 3680, ADDR = 06, OE = 0, WS = 0, CS = 0                                              | DATA = 01000000                    |
| RAM        | 3720, ADDR = 07, OE = 0, WS = 1, CS = 0                                              | DATA = 10000000                    |
| RAM        | 3740, ADDR = 07, OE = 0, WS = 0, CS = 0                                              | DATA = 10000000                    |
| RAM        | 3780, ADDR = 08, OE = 0, WS = 1, CS = 0                                              | DATA = 00000001                    |
| RAM        | 3800, ADDR = 08, OE = 0, WS = 0, CS = 0                                              | DATA = 00000001                    |
| RAM        | 3840, ADDR = 09, OE = 0, WS = 1, CS = 0                                              | DATA = 00000010                    |
| RAM<br>RAM | 3860, ADDR = 09, 0E = 0, WS = 0, CS = 0                                              | DATA = 00000010<br>DATA = 00000100 |
| RAM        | 3900, ADDR = 0a, 0E = 0, WS = 1, CS = 0  <br>3920, ADDR = 0a, 0E = 0, WS = 0, CS = 0 | DATA = 00000100                    |
| RAM        | 3960, ADDR = 0b, 0E = 0, WS = 1, CS = 0                                              | DATA = 00000100                    |
| RAM        | 3980, ADDR = 0b, OE = 0, WS = 0, CS = 0                                              | DATA = 00001000                    |
| RAM        | 4020, ADDR = 0c, OE = 0, WS = 1, CS = 0                                              | DATA = 00010000                    |
| RAM        | 4040, ADDR = 0c, 0E = 0, WS = 0, CS = 0                                              | DATA = 00010000                    |
| RAM        | 4080, ADDR = 0d, 0E = 0, WS = 1, CS = 0                                              | DATA = 00100000                    |
| RAM        | 4100, ADDR = 0d, OE = 0, WS = 0, CS = 0                                              | DATA = 00100000                    |
| RAM        | 4140, ADDR = 0e, 0E = 0, WS = 1, CS = 0                                              | DATA = 01000000                    |
| RAM        | 4160, ADDR = 0e, OE = 0, WS = 0, CS = 0                                              | DATA = 01000000                    |
| RAM        | 4200, ADDR = $0f$ , $0E = 0$ , $WS = 1$ , $CS = 0$                                   | DATA = 10000000                    |
| RAM        | 4220, ADDR = 0f, 0E = 0, WS = 0, CS = 0                                              | DATA = 10000000                    |
| RAM        | 4260, ADDR = 10, OE = 0, WS = 1, CS = 0                                              | DATA = 00000001                    |
| RAM        | 4280, ADDR = 10, OE = 0, WS = 0, CS = 0                                              | DATA = 00000001                    |
| RAM        | 4320, ADDR = 11, OE = 0, WS = 1, CS = 0                                              | DATA = 00000010                    |
| RAM        | 4340, ADDR = 11, OE = 0, WS = 0, CS = 0                                              | DATA = 00000010                    |
| RAM<br>RAM | 4380, ADDR = 12, OE = 0, WS = 1, CS = 0  <br>4400, ADDR = 12, OE = 0, WS = 0, CS = 0 | DATA = 00000100<br>DATA = 00000100 |
| RAM        | 4440, ADDR = 13, OE = 0, WS = 1, CS = 0                                              | DATA = 00000100                    |
| RAM        | 4460, ADDR = 13, OE = 0, WS = 0, CS = 0                                              | DATA = 00001000                    |
| RAM        | 4500, ADDR = 14, OE = 0, WS = 1, CS = 0                                              | DATA = 00010000                    |
| RAM        | 4520, ADDR = 14, OE = 0, WS = 0, CS = 0                                              | DATA = 00010000                    |
| RAM        | 4560, ADDR = 15, OE = 0, WS = 1, CS = 0                                              | DATA = 00100000                    |
| RAM        | 4580, ADDR = 15, OE = 0, WS = 0, CS = 0                                              | DATA = 00100000                    |
| RAM        | 4620, ADDR = 16, OE = 0, WS = 1, CS = 0                                              | DATA = 01000000                    |
| RAM        | 4640, ADDR = 16, OE = 0, WS = 0, CS = 0                                              | DATA = 01000000                    |
| RAM        | 4680, ADDR = 17, OE = 0, WS = 1, CS = 0                                              | DATA - 10000000                    |
| RAM        | 4700, ADDR = 17, OE = 0, WS = 0, CS = 0                                              | DATA = 10000000                    |
| RAM        | 4740, ADDR = 18, OE = 0, WS = 1, CS = 0                                              | DATA = 00000001                    |
| RAM        | 4760, ADDR = 18, OE = 0, WS = 0, CS = 0                                              | DATA = 00000001                    |
| RAM        | 4800, ADDR = 19, OE = 0, WS = 1, CS = 0                                              | DATA = 00000010                    |
| RAM<br>RAM | 4820, ADDR = 19, OE = 0, WS = 0, CS = 0  <br>4860, ADDR = 1a, OE = 0, WS = 1, CS = 0 | DATA = 00000010<br>DATA = 00000100 |
| RAM        | 4880, ADDR = 1a, OE = 0, WS = 0, CS = 0                                              | DATA = 00000100                    |
| RAM        | 4920, ADDR = 1b, OE = 0, WS = 1, CS = 0                                              | DATA = 00001000                    |
| RAM        | 4940, ADDR = 1b, OE = 0, WS = 0, CS = 0                                              | DATA = 00001000                    |
| RAM        | 4980, ADDR = 1c, OE = 0, WS = 1, CS = 0                                              | DATA = 00010000                    |
| RAM        | 5000, ADDR = 1c, 0E = 0, WS = 0, CS = 0                                              | DATA = 00010000                    |
| RAM        | 5040, ADDR = 1d, OE = 0, WS = 1, CS = 0                                              | DATA = 00100000                    |
| RAM        | 5060, ADDR = 1d, OE = 0, WS = 0, CS = 0                                              | DATA = 00100000                    |
| RAM        | 5100, ADDR = 1e, OE = 0, WS = 1, CS = 0                                              | DATA = 01000000                    |
| RAM        | 5120, ADDR = 1e, OE = 0, WS = 0, CS = 0                                              | DATA = 01000000                    |
| RAM        | 5160, ADDR = 1f, OE = 0, WS = 1, CS = 0                                              | DATA = 10000000                    |
| RAM        | 5180, ADDR = 1f, OE = 0, WS = 0, CS = 0                                              | DATA = 10000000                    |
|            | Finished writing walking ones to RAM.                                                |                                    |

```
2. dcd142.ecs.csun.edu (jlm7771)
                                  × /(+)
                 Reading walking ones from RAM.
                        5240, ADDR = 00, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00000001
RAM
                        5280, ADDR = 01, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00000010
RAM
                        5320, ADDR = 02, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00000100
RAM
                        5360, ADDR = 03, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00001000
RAM
                        5400, ADDR = 04, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00010000
RAM
                        5440, ADDR = 05, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00100000
RAM
                        5480, ADDR = 06, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 01000000
RAM
                        5520, ADDR = 07, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 10000000
RAM
                        5560, ADDR = 08, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00000001
RAM
                        5600, ADDR = 09, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00000010
                        5640, ADDR = 0a, 0E = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00000100
RAM
                        5680, ADDR = 0b, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00001000
                        5720, ADDR = 0c, 0E
                                            = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00010000
                        5760, ADDR = 0d, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00100000
                                            = 1, WS = 0, CS = 0
RAM
                        5800, ADDR = 0e, 0E
                                                                    DATA = 01000000
                        5840, ADDR = 0f, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 10000000
RAM
                        5880, ADDR = 10, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00000001
                        5920, ADDR = 11, 0E = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00000010
                        5960, ADDR = 12, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00000100
                        6000, ADDR = 13, 0E = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00001000
RAM
                        6040, ADDR = 14, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00010000
                        6080, ADDR = 15, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00100000
                        6120, ADDR = 16, OE = 1, WS = 0, CS = 0
                                                                    DATA = 01000000
RAM
                        6160, ADDR = 17, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 10000000
RAM
                        6200, ADDR = 18, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00000001
RAM
                        6240, ADDR = 19, 0E = 1, WS = 0, CS = 0
                                                                    DATA = 00000010
RAM
                        6280, ADDR = 1a, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00000100
RAM
                        6320, ADDR = 1b, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00001000
                        6360, ADDR = 1c, OE = 1, WS = 0, CS = 0
RAM
                                                                    DATA = 00010000
RAM
                        6400, ADDR = 1d, OE = 1, WS = 0, CS = 0
                                                                    DATA = 00100000
RAM
                        6440, ADDR = 1e, OE = 1, WS = 0, CS = 0
                                                                    DATA = 01000000
                        6480, ADDR = 1f, OE = 1, WS = 0, CS = 0 |
RAM
                                                                    DATA = 10000000
                 Finished reading walking ones from RAM.
                 Showing disabled state.
RAM
                        6520, ADDR = 1f, OE = 1, WS = 1, CS = 1 | DATA = zzzzzzzz
                        6540, ADDR = 1f, OE = 1, WS = 0, CS = 1
                                                                    DATA = ZZZZZZZZ
RAM
                        6560, ADDR = 00, OE = 0, WS = 0, CS = 1 | DATA = ZZZZZZZZ
6580, ADDR = 00, OE = 0, WS = 0, CS = 1 | DATA = ZZZZZZZZ
RAM
RAM
                 RAM test finished.
ROM test start.
                 Reading from ROM.
ROM
                        7040, ADDR = 00, OE = 1, CS = 0
                                                            DATA = xx
ROM
                        7080, ADDR = 01, OE = 1, CS = 0
                                                            DATA = xx
                        7120, ADDR = 02, 0E = 1, CS = 0
ROM
                                                            DATA = xx
                        7160, ADDR = 03, OE = 1, CS = 0
ROM
                                                            DATA = xx
                        7200, ADDR = 04, OE =
                                               1. CS = 0
                                                            DATA = 58
ROM
                        7240, ADDR = 05, OE =
                                               1. CS = 0
                                                            DATA = ed
ROM
                        7280, ADDR = 06, OE
                                               1, CS = 0
                                                            DATA = b7
ROM
                        7320, ADDR = 07, OE
                                               1, CS = 0
                                                            DATA = 34
ROM
                        7360, ADDR = 08, OE =
                                               1, CS = 0
ROM
                                                            DATA = c9
                        7400, ADDR = 09, OE =
                                               1, CS = 0
                                                            DATA = 8f
ROM
ROM
                        7440, ADDR = 0a, OE =
                                               1, CS = 0
                                                            DATA = a0
                        7480, ADDR = 0b, 0E = 1, CS = 0
                                                            DATA = 9b
ROM
                        7520, ADDR = 0c, 0E = 1, CS = 0
ROM
                                                            DATA = 65
```





```
12000, ADDR = 1b, 0E = 1, WS = 0, CS = 0
RAM
                                                                   DATA = xx
                      12040, ADDR = 1c, 0E = 1, WS = 0, CS = 0
12080, ADDR = 1d, 0E = 1, WS = 0, CS = 0
RAM
                                                                   DATA = 21
RAM
                                                                   DATA = ee
                      12120, ADDR = 1e, OE = 1, WS = 0, CS = 0
RAM
                                                                  DATA = a5
                      12160, ADDR = 1f, OE = 1, WS = 0, CS = 0 | DATA = xx
RAM
                Finished reading scrambled contents from RAM.
End of ROM test.
$finish called from file "lab7_rom_tb.v", line 97.
$finish at simulation time
           VCS Simulation Report
Time: 12180000 ps
CPU Time: 0.220 seconds; Data structure size: 0.0Mb
Fri Apr 9 20:13:32 2021
$
```

Fig. 3 simv output



Fig. 4 RAM waveforms



Fig. 5 ROM waveforms



Fig. 6 ram contents.mem

```
x v rom_contents.mem x compileV.f
    *** ECE 526 L Experiment #7 Jose Luis Martinez, Spring, 2021
    *** Experiment 7 - Register File Models
    *** Filename: reg_file_ram.v Created by Jose Luis Martinez, April 7, 2021 ***
   `timescale 1ns/100ps
14 module reg_file_ram(ADDR, OE, WS, CS, DATA);
       parameter WIDTH = 8;
       parameter DEPTH = 5;
       input [DEPTH-1:0]ADDR;
       inout [WIDTH-1:0]DATA;
       reg [WIDTH-1:0]RAM[0:(2**DEPTH)-1];
       assign DATA = (OE & !CS) ? RAM[ADDR] : {WIDTH{1'bz}};
       always@(posedge WS) begin
          if (!OE & !CS) begin
              RAM[ADDR] <= DATA;
          end
```

Fig. 7 reg file ram.v

```
x rom_contents.mem x complieV.f
            × reg_file_rom.v
*** ECE 526 L Experiment #7 Jose Luis Martinez, Spring, 2021
*** Experiment 7 - Register File Models
*** Filename: reg_file_rom.v Created by Jose Luis Martinez, April 7, 2021***
`timescale 1ns/100ps
module reg_file_rom(ADDR, OE, CS, DATA);
   parameter WIDTH = 8;
   parameter DEPTH = 5;
   input OE, CS;
   input [DEPTH-1:0]ADDR;
   output [WIDTH-1:0]DATA;
   reg [WIDTH-1:0]ROM[0:(2**DEPTH)-1];
       $display("Loading ROM contents.");
       $readmemh("rom_contents.mem", ROM, 0, (2**DEPTH)-1);
   assign DATA = OE ? ROM[ADDR] ; {WIDTH{1'bz}};
endmodule
```

Fig. 8 reg file rom.v

```
lab7_ram_
*** ECE 526 L Experiment #7 Jose Luis Martinez, Spring, 2021
*** Experiment 7 - Register File Models
*** Filename: lab7_ram_tb.v Created by Jose Luis Martinez, April 7, 2021 ***
`timescale 1ns/100ps
`define WIDTH TB 8
`define DEPTH TB 5
`define CLK_PER 20
`define STRING "RAM || %d, ADDR = %h, OE = %b, WS = %b, CS = %b | DATA = %h"
`define STRINGB "RAM || %d, ADDR = %h, OE = %b, WS = %b, CS = %b | DATA = %b"
module lab7 ram tb();
   reg OE, WS, CS;
   reg [ DEPTH_TB-1:0]ADDR;
   wire [ WIDTH_TB-1:0]DATA;
   reg [`WIDTH_TB-1:0]DATA_TB;
   reg [`WIDTH_TB-1:0]LOOP;
   reg_file_ram_ram1(.ADDR(ADDR), .OE(OE), .WS(WS), .CS(CS), .DATA(DATA));
   assign DATA = (!OE & !CS) ? DATA_TB : 8'bz;
   initial begin
       $vcdpluson;
       OE <= 0;
       WS <= 0;
       CS <= 0;
       ADDR <= 0;
       #( CLK PER)
       $display("Ram test start.",);
       $display("\t\tWriting to RAM.");
       for (LOOP = 0; LOOP < 32; LOOP = LOOP+1) begin
          #(`CLK_PER)
           ADDR <= LOOP;
           DATA TB <= LOOP;
           #(`CLK_PER)
           $strobe(`STRING, $time, ADDR, OE, WS, CS, DATA);
           #(`CLK_PER)
```

```
WS<= 0;
    $strobe(`STRING, $time, ADDR, OE, WS, CS, DATA);
end
#( CLK PER)
$display("\t\tFinished writing to RAM.\n\n");
$display("\t\tReading from RAM.");
for (LOOP = 0; LOOP < 32; LOOP = LOOP+1) begin
    #( CLK PER)
    ADDR <= LOOP;
    #( CLK_PER)
    $strobe(`STRING, $time, ADDR, OE, WS, CS, DATA);
end
#( CLK PER)
$display("\t\tFinished reading from RAM.\n\n");
$display("\t\tWriting walking ones pattern to RAM.");
DATA_TB <= `WIDTH_TB'b1;
OE <= 0;
for (LOOP = 0; LOOP < 32; LOOP = LOOP+1) begin
    #( CLK_PER)
    if (!LOOP) begin
        ADDR <= LOOP;
        DATA_TB <= `WIDTH_TB'b1;
    end else begin
        ADDR <= LOOP;
        DATA_TB <= {DATA_TB[`WIDTH_TB-2:0], DATA_TB[`WIDTH_TB-1]};
    end
    #( CLK_PER)
    $strobe(`STRINGB, $time, ADDR, OE, WS, CS, DATA);
    #( CLK_PER)
    WS<= 0;
    $strobe(`STRINGB, $time, ADDR, OE, WS, CS, DATA);
#( CLK_PER)
$display("\t\tFinished writing walking ones to RAM.\n\n");
$display("\t\tReading walking ones from RAM.");
OE <= 1;
for (LOOP = 0; LOOP < 32; LOOP = LOOP+1) begin
    #(`CLK_PER)
```

```
ADDR <= LOOP;
            #( CLK_PER)
            $strobe(`STRINGB, $time, ADDR, OE, WS, CS, DATA);
        end
        #( CLK_PER)
        $display("\t\tFinished reading walking ones from RAM.\n\n");
        $display("\t\tShowing disabled state.");
        #(`CLK_PER)
        $strobe(`STRINGB, $time, ADDR, OE, WS, CS, DATA);
        #( CLK_PER)
        WS <= 0;
        $strobe(`STRINGB, $time, ADDR, OE, WS, CS, DATA);
        #(`CLK_PER)
        OE <= 0;
        ADDR <= 0;
        $strobe(`STRINGB, $time, ADDR, OE, WS, CS, DATA);
        #(^CLK_PER)
        $strobe(`STRINGB, $time, ADDR, OE, WS, CS, DATA);
        #( CLK_PER)
        $display("\t\tRAM test finished.\n\n");
endmodule;
```

Fig. 9 lab7\_ram\_tb.v

```
x reg_file_ram.v x reg_file_rom.v
*** Experiment 7 - Register File Models
*** Filename: lab7_rom_tb.v Created by Jose Luis Martinez, April 7, 2021 ***
`timescale 1ns/100ps
`define WIDTH_TB 8
`define DEPTH_TB 5
define CLK_PER 20
module lab7_rom_tb();
   reg OE, CS;
reg [`DEPTH_TB-1:0]ADDR;
   wire ['WIDTH_TB-1:0]DATA;
   reg OE_RAM, WS_RAM, CS_RAM;
   reg [`DEPTH_TB-1:0]ADDR_RAM;
   reg [`WIDTH_TB-1:0]LOOP;
   reg_file_rom rom1(.ADDR(ADDR), .OE(OE), .CS(CS), .DATA(DATA));
   reg_file_ram ram2(.ADDR(ADDR_RAM), .OE(OE_RAM), .WS(WS_RAM), .CS(CS_RAM), .DATA(DATA_RAM));
   assign DATA_RAM = (!OE_RAM & !CS_RAM) ? DATA_TB : 8'bz;
       OE_RAM <= 0;
       WS_RAM <= 0;
      CS_RAM <= 1;
      ADDR_RAM <= 0;
       #(7000)
       $display("ROM test start.");
       CS_RAM <= 0;
       $display("\t\tReading from ROM.");
```

```
50 ▼
             for (LOOP = 0; LOOP < 32; LOOP = LOOP+1) begin
                 #( CLK_PER)
                 ADDR <= LOOP;
                 #(`CLK_PER)
                 $strobe(`STRINGR, $time, ADDR, OE, CS, DATA);
             #( CLK_PER)
             $display("\t\tFinished reading from ROM.\n\n");
             $display("\t\tScrambling ROM contents into RAM.");
             for (LOOP = 0; LOOP < 32; LOOP = LOOP+1) begin
                 #( CLK_PER)
                 ADDR <= LOOP;
                 #( CLK_PER)
                 DATA_TB[7] <= DATA[0];
                 DATA_TB[6] <= DATA[7];
                 DATA_TB[5] <= DATA[1];
                 DATA_TB[4] <= DATA[6];
                 DATA_TB[3] <= DATA[2];
                 DATA_TB[2] <= DATA[5];
                 DATA_TB[1] <= DATA[3];
                 DATA_TB[0] \leftarrow DATA[4];
                 ADDR RAM <= LOOP;
                 #(`CLK PER)
                 WS RAM <= 1;
                 $strobe(`STRING, $time, ADDR_RAM, OE_RAM, WS_RAM, CS_RAM, DATA_RAM);
                 #(`CLK PER)
                 WS RAM <= 0;
                 $strobe(`STRING, $time, ADDR_RAM, OE_RAM, WS RAM, CS RAM, DATA RAM);
             end
             #( CLK PER)
             $display("\t\tFinished scrambling contents from ROM to RAM.\n\n");
             $display("\t\tReading scrambled contents from RAM.");
88 ▼
             for (LOOP = 0; LOOP < 32; LOOP = LOOP+1) begin
                 #(`CLK_PER)
                 ADDR_RAM <= LOOP;
                 #(`CLK_PER)
                 $strobe(`STRING, $time, ADDR_RAM, OE_RAM, WS_RAM, CS_RAM, DATA_RAM);
             #( CLK PER)
             $display("\t\tFinished reading scrambled contents from RAM.\n\n");
             $finish;
         end
```

```
99
100 endmodule
```

Fig. 10 lab7 rom tb.v

#### **Analysis**

For our RAM module we conducted several tests in order to verify its functionality. We first wrote to every single address the value of the address so 0x00 = 0x00, 0x01 = 0x01, 0x02 = 0x02, ..., 0x1f = 0x1f. We then verified that we wrote those values to the RAM by reading from every address. We also needed to verify that our output bits are capable of operating independently so a Walking Ones test can help verify that. So the walking ones test was applied by setting the first address of the RAM to 0x01 and shifting left. As we can see from **Fig. 3** and **Fig. 4** we are able to verify that our RAM module output bits are able to operate independently.

For our ROM module we also conducted a test to verify if the module was functioning correctly. The ROM module should load its data from a file called rom\_contents.mem and to check if it has dones so i used a for loop and went through every address and printed its values. We should see in **Fig. 3**, **Fig. 5**, and **Fig. 6** that the data was loaded correctly.

Another test was done by combining both register file modules into one test. This test was to read the contents from the ROM module, scramble the bit order of each byte by [7654 3210] to [0716 2534], and store them into the RAM module. As we can see in **Fig. 3** and **Fig. 5** the scrambling algorithm is implemented and we can look at the particular address of 0x10. Our value should be 0xda but our RAM module shows that there is a value of 0x73 meaning that our scrambler is working correctly.

## Conclusion

In conclusion, a RAM and ROM module were created using register files and used parameters so they can be scalable. I also performed various tests like writing/reading form addresses, a walking ones test, and a scrambling algorithm. I was able to perform the tasks provided by this lab and was able to verify that it is working with the aforementioned tests. This lab has taught me about how to use \$readmemb & \$readmemh and how to create memories using register files.

## Academic Dishonesty

Submitting any report that is not entirely your own work is a form of academic dishonesty and will not be tolerated. Each and every lab report must include the following statement, signed and dated by the student. Lab reports without the statement will be summarily rejected.

|                | nt this lab report is entirely my own<br>one, nor have I allowed or will I al | n work. I have not copied either code<br>low anyone to copy my work. |
|----------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Name (printed) | Jose L Martinez                                                               |                                                                      |
| Name (signed)  | Jose Martinez                                                                 | Date 4/11/2021                                                       |